Part Number Hot Search : 
BHS5DC6V 2N5116 PRB352 EBE51 LA4140 C46CM6 VB026 TEA15
Product Description
Full Text Search
 

To Download MB15F08SLPFV1 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 FUJITSU SEMICONDUCTOR DATA SHEET
DS04-21362-2E
ASSP
Dual Serial Input PLL Frequency Synthesizer
MB15F08SL
s DESCRIPTION
The Fujitsu MB15F08SL is a serial input Phase Locked Loop (PLL) frequency synthesizer with a 2500 MHz and a 1100 MHz prescalers. The 2500 MHz prescaler, and 1100 MHz prescaler have a dual modulus division ratio of 32/ 33 or 64/65 and 16/17 or 32/33 enabling pulse swallow operation. The supply voltage range is between 2.4 V and 3.6 V. The MB15F08SL uses the latest BiCMOS process. As a result, the supply current is typically 7.0 mA at 2.7 V. A refined charge pump supplies a well-balanced output current of 1.5 mA or 6 mA. The charge pump current is selectable by serial data. MB15F08SL is ideally suited for wireless mobile communications.
s FEATURES
* High frequency operation: RX synthesizer: 2500 MHz max TX synthesizer: 1100 MHz max * Low power supply voltage: VCC = 2.4 to 3.6 V * Ultra Low power supply current: ICC = 7.0 mA typ. (VCC = 2.7 V, Ta = +25C, in TX, RX locking state) ICC = 7.5 mA typ. (VCC = 3.0 V, Ta = +25C, in TX, RX locking state) * Direct power saving function: Power supply current in power saving mode Typ. 0.1 A (VCC = 3V, Ta = +25C), Max. 10 A (VCC = 3V) * Dual modulus prescaler: 2500 MHz prescaler (32/33 or 64/65)/1100 MHz prescaler (16/17 or 32/33) * Serial input 14-bit programmable reference divider: R = 3 to 16,383 * Serial input programmable divider consisting of: - Binary 7-bit swallow counter: 0 to 127 - Binary 11-bit programmable counter: 3 to 2,047 * Software selectable charge pump current * On-chip phase control for phase comparator * Operating temperature: Ta = -40 to +85C
s PACKAGES
16-pin, Plastic SSOP 16-pad, Plastic BCC
(FPT-16P-M05)
(LCC-16P-M04) 1
MB15F08SL
s PIN ASSIGNMENTS
16-pin SSOP
GNDRX OSCIN GNDTX finTX VCCTX LD/fout PSTX DOTX 1 2 3 4 5 6 7 8 16 15 14 TOP 13 VIEW 12 11 10 9 Clock Data LE OSCIN finRX VCCRX XfinRX PSRX DORX GNDTX finTX VCCTX LD/fout PSTX GNDRX Clock 1 2 3 4 5 6 7 8 TOP VIEW 16 15 14 13 12 11 10 9 Data LE finRX VCCRX XfinRX PSRX
16-pad BCC
DOTX DORX
(FPT-16P-M05)
(LCC-16P-M04)
2
MB15F08SL
s PIN DESCRIPTION
Pin no. SSOP 1 2 3 4 5 BCC 16 1 2 3 4 Pin name GNDRX OSCIN GNDTX finTX VCCTX I/O - I - I - Ground for RX-PLL section. The programmable reference divider input. TCXO should be connected with a AC coupling capacitor. Ground for the TX-PLL section. Prescaler input pin for the TX-PLL. Connection to an external VCO should be via AC coupling. Power supply voltage input pin for the TX-PLL section. Lock detect signal output (LD)/phase comparator monitoring output (fout). The output signal is selected by LDS bit in the serial data. LDS bit = "H" ; outputs fout signal LDS bit = "L" ; outputs LD signal Power saving mode control for the TX-PLL section. This pin must be set at "L" during Power-ON. (Open is prohibited.) PSTX = "H" ; Normal mode PSTX = "L" ; Power saving mode Charge pump output for the TX-PLL section. Phase characteristics of the phase detector can be selected via programming of the FC-bit. Charge pump output for the RX-PLL section. Phase characteristics of the phase detector can be selected via programming of the FC-bit. Power saving mode control for the RX-PLL section. This pin must be set at "L" during Power-ON. (Open is prohibited.) PSRX = "H" ; Normal mode PSRX = "L" ; Power saving mode Prescaler complementary input for the RX-PLL section. This pin should be grounded via a capacitor. Power supply voltage input pin for the RX-PLL section, the shift register and the oscillator input buffer. When power is OFF, latched data of RX-PLL is lost. Prescaler input pin for the RX-PLL. Connection to an external VCO should be via AC coupling. Load enable signal inpunt (with a schmitt trigger input buffer.) When the LE bit is set "H", data in the shift register is transferred to the corresponding latch according to the control bit in the serial data. Serial data input (with a schmitt trigger input buffer.) A data is transferred to the corresponding latch (TX-ref counter, TX-prog. counter, RX-ref. counter, RX-prog. counter) according to the control bit in the serial data. Clock input for the 23-bit shift register (with a schmitt trigger input buffer.) One bit of data is shifted into the shift register on a rising edge of the clock. Descriptions
6
5
LD/fout
O
7
6
PSTX
I
8
7
DoTX
O
9
8
DoRX
O
10
9
PSRX
I
11 12 13 14
10 11 12 13
XfinRX VCCRX finRX LE
I - I I
15
14
Data
I
16
15
Clock
I
3
MB15F08SL
s BLOCK DIAGRAM
VCCTX GNDTX (4) 5 3 (2)
PSTX 7 (6)
Intermittent mode control (TX-PLL)
3-bit latch
LDS SWTX FCTX
7-bit latch
Binary 7-bit swallow counter (TX-PLL)
11-bit latch
Binary 11-bit programmable counter (TX-PLL)
fpTX
Phase comp. (TX-PLL)
Charge Current pump. Switch (TX-PLL)
8 DoTX (7)
finTX 4 (3)
Prescaler (TX-PLL) 16/17, 32/33
Lock Det. (TX-PLL)
2-bit latch
14-bit latch
Binary 14-bit programmable ref. counter (TX-PLL)
1-bit latch
C/P setting current
LDTX
T1
T2
frTX OSCIN 2 (1) frRX OR T1 T2
Binary 14-bit programmable ref. counter (RX-PLL) C/P setting current
AND
Selector
2-bit latch
14-bit latch
1-bit latch
LD frTX frRX fpTX fpRX Lock Det. (RX-PLL)
6 LD/ (5) fout
(12) finRX 13 XfinRX 11 (10)
Prescaler (RX-PLL) 32/33, 64/65
PSRX 10 (9)
Intermittent mode control (RX-PLL)
LDS SWRX FCRX
Binary 7-bit swallow counter (RX-PLL)
Binary 11-bit programmable counter (RX-PLL)
Phase comp. (RX-PLL) fpRX
Charge Current pump. Switch (RX-PLL)
9 DoRX (8)
3-bit latch
7-bit latch
11-bit latch
LE 14 (13) (14) Data 15 Clock 16 (15)
Schmitt circuit
Latch selector
Schmitt circuit Schmitt circuit
CC NN 12
23-bit shift register
O -- SSOP ( ) -- BCC
(11)12 1 (16) VCCRX GNDRX
4
MB15F08SL
s ABSOLUTE MAXIMUM RATINGS
Parameter Power supply voltage Input voltage Output voltage Storage temperature Symbol VCC VI VO Tstg Rating Min. -0.5 -0.5 GND -55 Max. +4.0 VCC +0.5 VCC +125 Unit V V V C Remark
WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.
s RECOMMENDED OPERATING CONDITIONS
Parameter Power supply voltage Input voltage Operating temperature Symbol VCC VI Ta Value Min. 2.4 GND -40 Typ. 3.0 - - Max. 3.6 VCC +85 Unit V V C Remark
WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.
5
MB15F08SL
s ELECTRICAL CHARACTERISTICS
(VCC = 2.4 to 3.6 V, Ta = -40 to +85C) Parameter Symbol ICCTX*1 Power supply current*
1
Condition finTX = 1100 MHz finRX = 2500 MHz VCCTX = 2.7 V (VCCTX = 3.0 V) VCCRX = 2.7 V (VCCRX = 3.0 V)
Value Min. - - - 100 400 Typ. 2.6 (2.8) 4.4 (4.7) 0.1*2 - - - - - - - - - - - - - - - - - - - - - -6.0 -1.5 Max. - - 10 1100 2500 40 +2 +2 VCC - VCC x 0.3 - 0.4 - VCC x 0.3 +1.0 +1.0 +100 0 - 0.4 - 0.4 2.5 -1.0 - - -
Unit mA mA A MHz MHz MHz dBm dBm Vp-p V
ICCRX*1 Power saving current finTX Operating frequency
*3 *3
IPS finTX finRX fosc PfinTX VOSC VIH VIL VIH VIL IIH*4 IIL*4 IIH IIL
*4
PSTX = PSRX = "L" TX PLL RX PLL - TX PLL, 50 system - Schmitt trigger input Schmitt trigger input - - - - - - VCC = 3 V, IOH = -1 mA VCC = 3 V, IOL = 1 mA VCC = 3 V, IDOH = -0.5 mA VCC = 3 V, IDOL = 0.5 mA VCC = 3 V, VOFF = 0.5 V to VCC -0.5V VCC = 3 V VCC = 3 V VCC = 3 V, VDOH = VCC/2, Ta = +25C CS bit = "H" CS bit = "L"
finRX
OSCIN finTX Input sensitivity finRX
*8
3 -10 -15 0.5 VCC x 0.7 + 0.4 - VCC x 0.7 - -1.0 -1.0 0 -100 VCC - 0.4 - VCC - 0.4 - - - 1.0 - -
PfinRX RX PLL, 50 system
OSCIN "H" level input voltage "L" level input voltage "H" level input voltage "L" level input voltage "H" level input current "L" level input current "H" level input current "L" level input current "H" level output voltage "L" level output voltage "H" level output voltage "L" level output voltage High impedance cutoff current "H" level output current "L" level output current "H" level output current Data, Clock, LE, PS Data, Clock, LE, PS OSCIN LD/fout DoTX DoRX DoTX DoRX LD/fout DoTX DoRX
V A A V V nA mA mA
VOH VOL VDOH VDOL IOFF IOH*4 IDOL*4 IDOH*4
(Continued)
6
MB15F08SL
(Continued)
(VCC = 2.4 to 3.6 V, Ta = -40 to +85C) Parameter "L" level output current DoTX DoRX Symbol IDOL Condition VCC = 3 V, VDOL= VCC/2, Ta = +25C CS bit = "H" CS bit = "L" Value Min. - - - - - Typ. 6.0 1.5 3 10 10 Max. - - - - - mA % % % Unit
IDOL/IDOH IDOMT*5 VDO = VCC/2 Charge pump current rate vs VDO vs Ta *1: *2: *3: *4: *5: *6: *7: *8: IDOVD
*6
0.5 V VDO VCC - 0.5 V -40C Ta + 85C, VDO = VCC/2
IDOTA*7
Conditions; fosc = 12 MHz, Ta = +25C, SW=L, in locking state. VCCTX = VCCRX = 3.0 V, fosc = 12.8 MHz, Ta = +25C, in power saving state. AC coupling. 1000pF capacitor is connected under the condition of min. operating frequency. The symbol "-" (minus) means direction of current flow. VCC = 3.0 V, Ta = +25C (|I3| - |I4|)/[(|I3| + |I4|)/2] x 100(%) VCC = 3.0 V, Ta = +25C [(|I2| - |I1|)/2]/[(|I1| + |I2|)/2] x 100(%) (Applied to each IDOL, IDOH) VCC = 3.0 V, [|IDO(85C) - IDO(-40C)|/2]/[|IDO(85C) + IDO(-40C)|/2] x 100(%) (Applied to each IDOL, IDOH) fin operating frequency Input sensitivity(Min.) 400 MHz fin 2200 MHz -15 dBm 2200 MHz < fin 2500 MHz -10 dBm
I1 IDOL
I3 I2
IDOH
I2
I4 I1 0.5 VCC/2 VCC - 0.5 V VCC
Charge Pump Output voltage (V)
7
MB15F08SL
s FUNCTIONAL DESCRIPTION
The divide ratio can be calculated using the following equation: fVCO = [(M x N) + A] x fOSC / R (A < N) fVCO : Output frequency of external voltage controlled oscillator (VCO) M : Preset divide ratio of dual modulus prescaler (16or 32 for TX-PLL, 32 or 64 for RX-PLL) N : Preset divide ratio of binary 11-bit programmable counter (3 to 2,047) A : Preset divide ratio of binary 7-bit swallow counter (0 A 127) fOSC : Reference oscillation frequency R : Preset divide ratio of binary 14-bit programmable reference counter (3 to 16,383)
Serial Data Input
Serial data is entered using three pins, Data pin, Clock pin, and LE pin. Programmable dividers of TX/RX-PLL sections, programmable reference dividers of TX/RX-PLL sections are controlled individually. Serial data of binary data is entered through Data pin. On rising edge of Clock, one bit of serial data is transferred into the shift register. When the LE signal is taken high, the data stored in the shift register is transferred to one of latch of them depending upon the control bit data setting.
Table.1 Control Bit
Control bit CN1 L H L H CN2 L L H H Destination of serial data The programmable reference counter for the TX-PLL The programmable reference counter for the RX-PLL The programmable counter and the swallow counter for the TX-PLL The programmable counter and the swallow counter for the RX-PLL
Shift Register Configuration
Programmable Reference Counter
LSB Data Flow MSB
1 C N 1
2 C N 2
3 T 1
4 T 2
5 R 1
6 R 2
7 R 3
8 R 4
9 R 5
10 11 12 13 14 15 16 17 18 19 20 21 22 23 R 6 R 7 R 8 R 9 RRRRR 10 11 12 13 14 C S
X
X
X
X
CN1,2 R1 to R14 T1, 2 CS X
: Control bit [Table. 1] : Divide ratio setting bit for the programmable reference counter (5 to 16,383)[Table. 2] : Test purpose bit [Table. 3] : Charge pump currnet select bit [Table. 9] : Dummy bits (Set "0" or "1")
NOTE: Data input with MSB first.
8
MB15F08SL
Programmable Counter
LSB MSB Data Flow
1 C N 1
2 C N 2
3 L D S
4 S W
TX/ RX
5 F C
TX/ RX
6 A 1
7 A 2
8 A 3
9 A 4
10 A 5
11 A 6
12 A 7
13 N 1
14 N 2
15 N 3
16 N 4
17 N 5
18 N 6
19 N 7
20 N 8
21 N 9
22 N 10
23 N 11
CNT1, 2 : Control bit N1 to N11: Divide ratio setting bits for the programmable counter (3 to 2,047) A1 to A7 : Divide ratio setting bits for the swallow counter (0 to 127) SWTX/RX : Divide ratio setting bits for the prescaler (16/17 or 32/33 for the SWTX, 32/33 or 64/65 for the SWRX) FCTX/RX : Phase control bit for the phase detector (TX: FCTX, RX: FCRX) LDS : LD/fout signal select bit NOTE: Data input with MSB first.
[Table. 1] [Table. 4] [Table. 5] [Table. 6] [Table. 7] [Table. 8]
Table2. Binary 14-bit Programmable Reference Counter Data Setting
Divide ratio (R) 3 4 16383 R 14 0 0 1 R 13 0 0 1 R 12 0 0 1 R 11 0 0 1 R 10 0 0 1 R 9 0 0 1 R 8 0 0 1 R 7 0 0 1 R 6 0 0 1 R 5 0 0 1 R 4 0 0 1 R 3 0 1 1 R 2 1 0 1 R 1 1 0 1
Note: Divide ratio less than 3 is prohibited.
Table.3 Test Purpose Bit Setting
T 1 L H L H T 2 L L H H LD/fout pin state Outputs frTX Outputs frRX Outputs fpTX Outputs fpRX
9
MB15F08SL
Table.4 Brinary 11-bit Programmable Counter Data Setting
Divide ratio (N) 3 4 2047 N 11 0 0 1 N 10 0 0 1 N 9 0 0 1 N 8 0 0 1 N 7 0 0 1 N 6 0 0 1 N 5 0 0 1 N 4 0 0 1 N 3 0 1 1 N 2 1 0 1 N 1 1 0 1
Note: Divide ratio less than 3 is prohibited.
Table.5 Brinary 7-bit Swallow Counter Data Setting
Divide ratio (N) 0 1 127 A 7 0 0 1 A 6 0 0 1 A 5 0 0 1 A 4 0 0 1 A 3 0 0 1 A 2 0 0 1 A 1 0 1 1
Note: Divide ratio (A) range = 0 to 127
Table.6 Prescaler Data Setting
SW = "H" Prescaler divide ratio TX-PLL RX-PLL 16/17 32/33 SW = "L" 32/33 64/65
Table.7 Phase Comparator Phase Switching Data Setting
FCTX, RX = H DoTX, RX fr > fp fr = fp fr < fp VCO polarity H Z L (1) L Z H (2)
(2)
FCTX, RX = L
(1)
VCO Output Frequency
Note: Z = High-impedance Depending upon the VCO and LPF polarity, FC bit should be set.
LPF Output Voltage
Table.8 LD/fout Output Select Data Setting
LDS H L LD/fout output signal fout (frTX, RX, fpTX, RX) signals LD signal
10
MB15F08SL
Table.9 Charge Pump Current Setting
CS H L Current value 6.0 mA 1.5 mA
Power Saving Mode (Intermittent Mode Control Circuit) Table.10 PS Pin Setting
PS pin H L Normal mode Power saving mode Status
The intermittent mode control circuit reduces the PLL power consumption. By setting the PS pin low, the device enters into the power saving mode, reducing the current consumption. See the Electrical Characteristics chart for the specific value. The phase detector output, Do, becomes high impedance. For the dual PLL, the lock detector, LD, is as shown in the LD Output Logic table. Setting the PS pin high, releases the power saving mode, and the device works normally. The intermittent mode control circuit also ensures a smooth startup when the device returns to normal operation. When the PLL is returned to normal operation, the phase comparator output signal is unpredictable. This is because of the unknown relationship between the comparison frequency (fp) and the reference frequency (fr) which can cause a major change in the comparator output, resulting in a VCO frequency jump and an increase in lockup time. To prevent a major VCO frequency jump, the intermittent mode control circuit limits the magnitude of the error signal from the phase detector when it returns to normal operation. Note: Note: When power (VCC) is first applied, the device must be in standby mode, PS = Low, for at least 1 s. PS pin must be set "L" for Power-ON.
OFF tV 1 s
ON
VCC Clock Data LE
tps 100 ns PS (1) (2) (3)
(1) PS = L (power saving mode) at Power-ON (2) Set serial data 1 s later after power supply remains stable (VCC > 2.2 V). (3) Release power saving mode (PS : L H) 100 ns later after setting serial data.
11
MB15F08SL
s SERIAL DATA INPUT TIMING
1st data 2nd data
Control bit
Invalid data
Data
MSB
LSB
Clock t1 t7 LE t4 t5 t2 t3 t6
On rising edge of the clock, one bit of the data is transferred into the shift register.
Parameter
t1 t2 t3 t4
Min.
20 20 30 30
Typ.
- - - -
Max.
- - - -
Unit
ns ns ns ns
Parameter
t5 t6 t7
Min.
100 20 100
Typ.
- - -
Max.
- - -
Unit
ns ns ns
Note: LE should be "L" when the data is transferred into the shift register.
12
MB15F08SL
s PHASE COMPARATOR OUTPUT WAVEFORM
frTX/RX
fpTX/RX
tWU
tWL
LD
(FC bit = High)
DOTX/RX
H L
Z
(FC bit = Low)
DOTX/RX
Z
LD Output Logic Table
TX-PLL section Locking state/Power saving state Locking state/Power saving state Unlocking state Unlocking state
RX-PLL section Locking state/Power saving state Unlocking state Locking state/Power saving state Unlocking state
LD output H L L L
Notes: * Phase error detection range = -2 to +2 * Pulses on DoTX/RX signals are output to prevent dead zone. * LD output becomes low when phase error is tWU or more. * LD output becomes high when phase error is tWL or less and continues to be so for three cycles or more. * tWU and tWL depend on OSCin input frequency as follows. tWU > 2/fosc: i. e. tWU > 156.3 ns when foscin = 12.8 MHz tWU < 4/fosc: i. e. tWL < 312.5 ns when foscin = 12.8 MHz
13
MB15F08SL
s MEASURMENT CIRCUIT (for Measuring Input Sensitivity fin/OSCin)
fout Oscilloscope VCCTX
0.1F S*G 1000 pF 50 1000 pF 50 S*G
DOTX 8
PSTX 7
LD/fout 6
VCCTX 5
finTX 4
GNDTX 3
OSCIN 2
GNDRX 1
GND
MB15F08SL 9 DORX 10 PSRX 11 XfinRX 12 VCCRX 13 finRX 14 LE 15 Data 16 Clock
S*G 50
1000 pF Controller (divide ratio setting) VCCRX 1000 pF
0.1F
Note: SSOP-16
14
MB15F08SL
s TYPICAL CHARACTERISTICS
1. fin input sensitivity
RX PLL input sensitivity - Input frequency 10 5 Input sensitivity PfinRX (dBm) 0 -5 -10 -15 -20 -25 -30 -35 -40 0 200 400 600 800 1000 1200 1400 1600 1800 2000 2200 Input frequency finRX (MHz) Ta = +25 C
,,,,,,,,,,,,,,,,, ,,,,,,,,,,,,,,,,, ,,,,,,,,,,,,,,,,, ,,,,,,,,,,,,,,,,,
SPEC VCC = 2.4 V VCC = 2.7 V VCC = 3.0 V VCC = 3.6 V 2400 2600 2800
TX PLL input sensitivity - Input frequency 10 5 Input sensitivity PfinTX (dBm) 0 -5 -10 -15 -20 -25 -30 -35 -40 0 200 400 600 800 1000 1200 1400 1600 Input frequency finTX (MHz) VCC = 2.4 V VCC = 2.7 V VCC = 3.0 V VCC = 3.6 V
,,,,,,,,,,,,,, ,,,,,,,,,,,,,, ,,,,,,,,,,,,,,
Ta = +25 C SPEC
15
MB15F08SL
2. OSCIN input sensitivity
10 Input sensitivity VOSC (dBm) 0 -10 -20 -30 -40 -50 0
,,,, ,,,,
SPEC
Input sensitivity - Input frequency Ta = +25 C
VCC = 2.4 V VCC = 2.7 V VCC = 3.0 V VCC = 3.6 V 20 40 60 80 100 120 140 160 180 200 220 240
Input frequency fOSC (MHz)
16
MB15F08SL
3. Do output current (RX PLL) 1.5 mA mode
IDO - VDO Ta = +25 C VCC = 3.0 V
10.00
Charge pump output current IDO (mA)
2.000 /div 0
IDOL
IDOH
-10.00 0 .6000/div Charge pump output voltage VDO (V) 4.800
6.0 mA mode
IDO - VDO Ta = +25 C VCC = 3.0 V IDOL
10.00
Charge pump output current IDO (mA)
2.000 /div 0
IDOH
-10.00 0 .6000/div Charge pump output voltage VDO (V) 4.800
17
MB15F08SL
4. Do output current (TX PLL) 1.5 mA mode
IDO - VDO Ta = +25 C VCC = 3.0 V
10.00
Change pump output current IDO (mA)
2.000 /div 0
IDOL
IDOH
-10.00 0 .6000/div Charge pump output voltage VDO (V) 4.800
6.0 mA mode
IDO - VDO Ta = +25 C VCC = 3.0 V IDOL 2.000 /div 0
10.00
Charge pump output current IDO (mA)
IDOH
-10.00 0 .6000/div Charge pump output voltage VDO (V) 4.800
18
MB15F08SL
5. fin input impedance
finTX input impedance
1 : 382.09 -720 100 MHz 2 : 32.828 -218.91 400 MHz 3 : 11.242 -97.672 800 MHz 4 : 9.4512 -50.598 1200 MHz
1
2 4 3
START 100.000 000 MHz
STOP 1 200.000 000 MHz
finRX input impedance
1 : 393.91 -714.91 100 MHz 2 : 9.5156 -69.926 1 GHz 3 : 27.894 -13.635 2 GHz 4 : 18.047 -1.2236 2.5 GHz
4
1 3
2 START 100.000 000 MHz STOP 2 500.000 000 MHz
19
MB15F08SL
6. OSCIN input impedance
OSCIN input impedance
1 : 8.8755 k -2.52 k 3 MHz 2 : 4.796 k -4.934 k 10 MHz 3 : 1.7043 k -3.8729 k 4 20 MHz 1 3 2 4 : 439.87 -2.1714 k 40 MHz
START 3.000 000 MHz
STOP 40.000 000 MHz
20
MB15F08SL
s REFERENCE INFORMATION
Test Circuit S.G OSCIN fin Do LPF fVCO = 1733 MHz KV = 44 MHz/V fr = 200 kHz fOSC = 13 MHz LPF VCC = 3.0 V VVCO = 3.5 V Ta = +25 C CP : 6 mA mode 27 k
Spectrum Analyzer
2200 pF VCO
1.9 k 0.022 F
200 pF
PLL Reference Leakage
ATTEN RL 10 dB 0 dBm 10 dBm/ MKR -79.83 dB 200 kHz
CENTER 1.733000 GHz RBW 3.0 kHz VBW 3.0 kHz
SPAN 1.000 MHz SWP 280 ms
PLL Phase Noise
ATTEN RL 10 dB 0 dBm 10 dB/ MKR -48.67 dB 14.25 kHz
73.4 dBc/Hz
15.5 kHz
CENTER 1.73300000 GHz RBW 300 Hz VBW 300 Hz
SPAN 50.00 kHz SWP 1.40 sec
21
MB15F08SL
(Continued)
PLL Lock Up time
1733 MHz 1803 MHz within 1 KHz Lch Hch 467 s
PLL Lock Up time
1803 MHz 1733 MHz within 1 KHz Hch Lch 467 s
1.90300 GHz
1.83300 GHz
1.80300 GHz
1.73300 GHz
1.70300 GHz -678 s T1 400 s
1.822 ms 4.322 ms 500.0 s/div T2 867 s 467 s
1.63300 GHz -678 s T1 400 s
1.822 ms 4.322 ms 500.0 s/div T2 867 s 467 s
1.803005000 GHz
1.733004750 GHz
1.803001000 GHz
1.733000750 GHz
1.802997000 GHz -678 s T1 400 s
1.822 ms 4.322 ms 500.0 s/div T2 889 s 489 s
1.732996750 GHz -678 s T1 400 s
1.822 ms 4.322 ms 500.0 s/div T2 867 s 467 s
22
MB15F08SL
s APPLICATION EXAMPLE
OUTPUT VCO LPF
1000 pF
3V 0.1F 1000 pF
From a controller
Clock 16 Data 15 LE 14 finRX 13 VCCRX 12 XfinRX 11
PSRX 10
DoRX 9
MB15F08SL
1 GNDRX
2
3
4 finTX
5 VCCTX
6 LD/fout
7 PSTX
8 DoTX
OSCIN GNDTX
3V 1000 pF TCXO 1000 pF 0.1F LockDet
OUTPUT
VCO
LPF
Note: SSOP-16
s USAGE PRECAUTIONS
(1) VccRX must equa VccTX . Even if either RX-PLL or TX-PLL is not used, power must be supplied to both VCCRX and VCCTX to keep them equal. It is recommended that the non-use PLL is controlled by power saving function. (2) To protect damage by electrostatic discharge, note the following handling precautions: -Store and transport devices in conductive containers. -Use properly grounded workstations, tools, and equipment. -Tum off power before inserting or removing this device into or from a socket. -Protect leads with conductive sheet, when transporting a board mounted device.
23
MB15F08SL
s ORDERING INFORMATION
Part number MB15F08SLPFV1 MB15F08SLPV1 Package 16-pin, plastic SSOP (FPT-16P-M05) 16-pad, plastic BCC (LCC-16P-M04) Remarks
24
MB15F08SL
s PACKAGE DIMENSIONS
16-pin, Plastic SSOP (FPT-16P-M05) * : These dimensions do not include resin protrusion.
* 5.000.10(.197.004)
1.25 -0.10 .049 -.004
+0.20 +.008
(Mounting height)
0.10(.004)
INDEX
* 4.400.10
(.173.004)
6.400.20 (.252.008)
5.40(.213) NOM
0.650.12 (.0256.0047)
0.22 -0.05 .009
+0.10 +.004 -.002
"A"
0.15 -0.02 .006 -.001
+0.05 +.002
Details of "A" part 0.100.10(.004.004) (STAND OFF)
4.55(.179)REF
0
10
0.500.20 (.020.008)
C
1994 FUJITSU LIMITED F16013S-2C-4
Dimensions in mm (inches)
(Continued)
25
MB15F08SL
(Continued)
16-pad, Plastic BCC (LCC-16P-M04)
4.550.10 (.179.004)
14 9
0.80(.031)MAX Mounting height 0.65(.026) TYP
9
3.40(.134)TYP 0.3250.10 (.013.004)
14
0.80(.031) REF
INDEX AREA
4.200.10 (.165.004)
3.25(.128) TYP "A" "B" 1.55(.061) REF
0.400.10 (.016.004)
1
6
0.0750.025 (.003.001) (Stand off)
6
1.725(.068) REF Details of "B" part 0.600.10 (.024.004)
1
Details of "A" part 0.750.10 (.030.004) 0.05(.002)
0.400.10 (.016.004)
0.600.10 (.024.004)
C
1999 FUJITSU LIMITED C16015S-1C-1
Dimensions in mm (inches)
26
MB15F08SL
FUJITSU LIMITED
For further information please contact:
Japan FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi Kanagawa 211-8588, Japan Tel: 81(44) 754-3763 Fax: 81(44) 754-3329
All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.
http://www.fujitsu.co.jp/
North and South America FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, USA Tel: (408) 922-9000 Fax: (408) 922-9179 Customer Response Center Mon. - Fri.: 7 am - 5 pm (PST) Tel: (800) 866-8608 Fax: (408) 922-9179
http://www.fujitsumicro.com/
Europe FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 D-63303 Dreieich-Buchschlag Germany Tel: (06103) 690-0 Fax: (06103) 690-122
http://www.fujitsu-ede.com/
Asia Pacific FUJITSU MICROELECTRONICS ASIA PTE LTD #05-08, 151 Lorong Chuan New Tech Park Singapore 556741 Tel: (65) 281-0770 Fax: (65) 281-0220
http://www.fmap.com.sg/
F9904 (c) FUJITSU LIMITED Printed in Japan
27


▲Up To Search▲   

 
Price & Availability of MB15F08SLPFV1

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X